# 마이크로프로세서응용

2023. 2학기

Kookmin Univ. EMCO Lab.





# **Contents**

- 1. ADC
- 2. ADC 초기화
- 3. ADC 실행
- 4. 가변저항회로
- 5. 실습



1. ADC

#### **ADC**

- Analog to Digital Converter
- <mark>- </mark>아날로그 (전압) 신호를 디지털 신호로 변환
- Resolution:  $10bit (2^{10} = 1024, 0 \sim 1023)$
- <mark>-</mark> 2개의 module (2 x 11개)+ 4채널 공유)

ADCOJ APCI





Figure 24-1. ADC implementation

< ADC Block Diagram >





#### - ADC 초기화 코드

```
void init_ADC1(void)
            ADC 1.MCR.B.ABORT = 1;
                                              // Abort ADC_1
            ADC 1.MCR.B.OWREN = 0;
                                              // disable overwritting
            ADC 1.MCR.B.WLSIDE = 0;
                                              // conversion data is written right_aligned
                                              // One Shot mode
            ADC 1.MCR.B.MODE = 0;
MCR
            ADC 1.MCR.B.CTUEN = 0:
                                              // disable CTU triggered
            ADC 1.MCR.B.ADCLKSEL = 0;
                                              // Set ADClock 32MHz
            ADC_1.MCR.B.ADCLKSEL = 1:
                                              // Set ADClock 64MHz
            ADC = 1 \cdot MCR \cdot B \cdot ACK0 = 0:
                                              // disable auto clock off
            ADC_1.MCR.B.PWDN = 0;
                                              // disable power down mode
            ADC 1.CTR[0].R = 0x00008208;
                Phase duration Latch(INPLATCH)
                                                        Enabled(Always)
                                                                           1 clock Cycle
                Input Sampling Duration(INPSAMP)
                                                        8 (INPSAMP >= 8)
                                                                           7 clock Cycles
                                                        0Ъ01
                Input Comparison Duration(INPCMP)
                                                                           12 clock Cycles
                Conversion Time
                                                        7 + 12 + 1(Tck)
                                                                           20 clock Cycles
            ADC_1.NCMR[0].R = 0x00/00/00/20:
                                              // Select ANS5 inputs for conversion 🖃
                                                 Channel[5] Set default
            ADC_1.CDR[5].R = 0x000000000;
            ADC 1.MCR.B.ABORT = 0;
                                              // Exit Abort state
                           > ABORT < 20 11 525
```





- Main 함수 시작시 초기화

```
ADC 모듈1에 대한 초기화 선언
int main(void)
{
    initModesAndClock();
    disableWatchdog();
    enableIrq();
    initOutputClock();
    FMSTR_Init();
    init_INTC();
    init_Linflex()();
    init_ADC1();
```





#### - ADC 초기화 코드

ADC 모듈에 대한 기본적인 설정

```
void init_ADC1(void)
            ADC_1.MCR.B.ABORT = 1;
                                              // Abort ADC 1
            ADC_1.MCR.B.OWREN = 0;
                                              // disable overwritting
            ADC_1.MCR.B.WLSIDE = 0;
                                              // conversion data is written right_aligned
                                              // One Shot mode
            ADC_1.MCR.B.MODE = 0;
MCR
            ADC_1.MCR.B.CTUEN = 0;
ADC_1.MCR.B.ADCLKSEL = 0;
                                              // disable CTU triggered
                                              // Set ADClock 32MHz
            ADC_1.MCR.B.ADCLKSEL = 1;
                                              // Set ADClock 64MHz
            ADC_1.MCR.B.ACK0 = 0;
                                              // disable auto clock off
            ADC_1.MCR.B.PWDN = 0;
                                              // disable power down mode
```

#### 24.4.2.1 Main Configuration Register (MCR)

The Main Configuration Register (MCR) provides configuration settings for the ADC.



Figure 24-8. Main Configuration Register (MCR)





#### **ADC**

## - ADC 초기화 코드

## ADC 모듈에 대한 기본적인 설정

#### 24.4.2.1 Main Configuration Register (MCR)

The Main Configuration Register (MCR) provides configuration settings for the ADC.

| ddress: | Base - | + 0x00 | 00   |    |    |    |    |             |                |       |      |        | Acce | 988: U8 | er rea | d/write |
|---------|--------|--------|------|----|----|----|----|-------------|----------------|-------|------|--------|------|---------|--------|---------|
|         | О      | 1      | 2    | 3  | 4  | 5  | 6  | 7           | 8              | 9     | 10   | 11     | 12   | 13      | 14     | 15      |
| R       | Ë      | IDE    | DE   | 0  | 0  | 0  | 0  | ART         | 0              | TRGEN | GE   | \RT    | 0    | 0       | UEN    | 0       |
| w       | OWREN  | WLSIDE | MODE |    |    |    |    | NSTAR       |                | JIR   | EDGE | JSTART |      |         | CTU    |         |
| Reset   | 0      | 0      | 0    | 0  | 0  | 0  | 0  | 0           | 0              | 0     | 0    | 0      | 0    | 0       | 0      | 0       |
|         |        |        |      |    | I  |    |    |             | ı              |       |      |        | l    |         |        |         |
|         | 16     | 17     | 18   | 19 | 20 | 21 | 22 | 23          | 24             | 25    | 26   | 27     | 28   | 29      | 30     | 31      |
| R       | 0      | 0      | 0    | 0  | 0  | 0  | 0  | DOLK<br>SEL | ABORT<br>CHAIN | ABORT | ACKO | 0      | 0    | 0       | 0      | PWDN    |
| w       |        |        |      |    |    |    |    | ADCL        | ABORT          | ABC   | AC   |        |      |         |        | ΡW      |
| Reset   | 0      | 0      | 0    | 0  | 0  | 0  | 0  | 0           | 0              | 0     | 0    | 0      | 0    | 0       | 0      | 1       |

Figure 24-8. Main Configuration Register (MCR)

#### Table 24-12. MCR field descriptions

| FI | leld | Description                                                                                                                                                                                                                                 |
|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OW | VREN | Overwrite enable This bit enables or disables the functionality to overwrite unread converted data.  O Prevents overwrite of unread converted data; new result is discarded  1 Enables converted data to be overwritten by a new conversion |
| WL | SIDE | Write left/right-aligned  0 The conversion data is written right-aligned.  1 Data is left-aligned (from 15 to (15 – resolution + 1)).  The WLSIDE bit affects all the CDR registers simultaneously. See Figure 24-23 and Figure 24-23.      |
| Mo | ODE  | One Shot/Scan  One Shot Mode—Configures the normal conversion of one chain.  Scan Mode—Configures continuous chain conversion mode; when the programmed chain conversion is finished it restarts immediately.                               |
| _  |      |                                                                                                                                                                                                                                             |

| ١ | Field          | Description                                                                                                                                                                                                                                                                                                                                                           |
|---|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| e | JTRGEN         | Injection external trigger enable 0 External trigger disabled for channel injection 1 External trigger enabled for channel injection                                                                                                                                                                                                                                  |
|   | JEDGE          | Injection trigger edge selection  Edge selection for external trigger, if JTRGEN – 1.  0 Selects falling edge for the external trigger  1 Selects rising edge for the external trigger                                                                                                                                                                                |
|   | JSTART         | Injection start Setting this bit will start the configured injected analog channels to be converted by software. Resetting this bit has no effect, as the injected chain conversion cannot be interrupted.                                                                                                                                                            |
|   | CTUEN          | Cross trigger unit conversion enable CTU triggered conversion disabled CTU triggered conversion enabled                                                                                                                                                                                                                                                               |
|   | ADCLKSEL       | Analog clock select This bit can only be written when ADC in Power-Down mode 0 ADC clock frequency is half Peripheral Set Clock frequency 1 ADC clock frequency is equal to Peripheral Set Clock frequency                                                                                                                                                            |
| _ | ABORTCHAI<br>N | Abort Chain When this bit is set, the ongoing Chain Conversion is aborted. This bit is reset by hardware as soon as a new conversion is requested.  0 Conversion is not affected 1 Aborts the ongoing chain conversion                                                                                                                                                |
| _ | ABORT          | Abort Conversion When this bit is set, the ongoing conversion is aborted and a new conversion is invoked. This bit is reset by hardware as soon as a new conversion is invoked. If it is set during a scan chain, only the ongoing conversion is aborted and the next conversion is performed as planned.  O Conversion is not affected Aborts the ongoing conversion |
|   | ACKO           | Auto-clock-off enable if set, this bit enables the Auto clock off feature.  O Auto clock off disabled 1 Auto clock off enabled                                                                                                                                                                                                                                        |
| _ | PWDN           | Power-down enable When this bit is set, the analog module is requested to enter Power Down mode. When ADC status is PWDN, resetting this bit starts ADC transition to IDLE mode.  0 ADC is in normal mode 1 ADC has been requested to power down                                                                                                                      |





### - ADC 초기화 코드

ADC Sampling 수에 따른 변환 시간 설정



#### 24.4.6 Conversion timing registers CTR[0]

CTR0 = associated to internal precision channels (from 0 to 15)



| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPLATCH | Configuration bit for latching phase duration                                                                                                                                                                                                                                                                                                                                                                                            |
| OFFSHIFT | Configuration for offset shift characteristic  00 No shift (that is the transition between codes 000h and 001h) is reached when the A <sub>VIN</sub> (analog input voltage) is equal to 1 LSB.  01 Transition between code 000h and 001h is reached when the A <sub>VIN</sub> is equal to 1/2 LSB  10 Transition between code 00h and 001h is reached when the A <sub>VIN</sub> is equal to 0  11 Not used  Note: Available only on CTR0 |
| INPCMP   | Configuration bits for comparison phase duration                                                                                                                                                                                                                                                                                                                                                                                         |
| INPSAMP  | Configuration bits for sampling phase duration                                                                                                                                                                                                                                                                                                                                                                                           |





## 2. ADC 초기화

#### **ADC**

## - <mark>변</mark>환시간 계산 방법



$$T_{sample} = (INPSAMP - ndelay) \times T_{ck}$$

Always :  $INPSAMP \ge 3$ 

-  $INPSAMP \le 6 : ndelay = 0.5$ 

- INPSAMP > 6 : ndelay = 1

$$T_{eval} = 10 \times T_{biteval} = 10 \times INPCMP \times T_{ck}$$

| Address: | Base     | + 0x00 | 94 (CT | 'R0)  |    |     |     |    |    |    |    |      | Acce | ess: Us | er rea | d/write |
|----------|----------|--------|--------|-------|----|-----|-----|----|----|----|----|------|------|---------|--------|---------|
| _        | 0        | 1      | 2      | 3     | 4  | 5   | 6   | 7  | 8  | 9  | 10 | 11   | 12   | 13      | 14     | 15      |
| R        | 0        | 0      | 0      | 0     | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0    | 0    | 0       | 0      | 0       |
| w        |          |        |        |       |    |     |     |    |    |    |    |      |      |         |        |         |
| Reset    | 0        | 0      | 0      | 0     | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0    | 0    | 0       | 0      | 0       |
|          |          |        |        |       |    |     |     |    |    |    |    |      |      |         |        |         |
|          | 16       | 17     | 18     | 19    | 20 | 21  | 22  | 23 | 24 | 25 | 26 | 27   | 28   | 29      | 30     | 31      |
| R        | CH       | 0      |        |       | 0  |     |     | 0  |    |    |    |      |      |         |        |         |
| w        | INPLATCH |        | OFFS   | SHIFT |    | INP | CMP |    |    |    |    | INPS | AMP  |         |        |         |
| Reset    | 0        | 0      | 0      | 0     | 0  | 0   | 1   | 0  | 0  | 0  | 0  | 0    | 0    | 1       | 0      | 1       |

Figure 24-19. Conversion timing registers CTR[0]

Always :  $INPCMP \ge 1$  and INPLATCH < INPCMP

$$T_{conv} = T_{sample} + T_{eval} + (ndelay \times T_{ck})$$

## ADC

$$T_{sample} = (INPSAMP - 1) \times T_{ck}$$

Always : 
$$INPSAMP \ge 8 : ndelay = 1$$

$$T_{eval} = 12 \times T_{biteval} = 12 \times INPCMP \times T_{ck} \ (INPCMP \ge 1)$$
  
=  $12 \times 4 \times T_{ck} \ (INPCMP = 0)$ 

$$T_{conv} = T_{sample} + T_{eval} + T_{ck}$$





- ADC 초<u>기화 코드</u>

ADC Channel 사용 설정

NCMP

ADC\_1.NCMR[0].R = 0x000000020; // Select ANS5 inputs for conversion

#### 24.4.7.2 Normal Conversion Mask Registers (NCMR[0])

NCMR0 = Enable bits of normal sampling for channel 0 to 15 (precision channels)







- ADC 초기화 코드 (void init\_ADC0(void)-CDR)

ADC 데이터 저장 변수 초기화







## ADC Read 변환 함수

```
void ADCRead_1(void)
{

ADC_1.MCR B NSTART = 1; // Module 1 Conversion Start
asm("nop"); ASSAND つ / ロウンのフレーフにいる
while(ADC_1.MCR.B.NSTART) asm("nop");
R_adc= ADC_1.CDR[5].B.CDATA; レルケー そのた かんし AフD

1 : サントン AフD

AフD

AフD

AフD

AフD

AフD

AフD
```

- ADC Read 변환 함수 실행 위치

```
/* Loop forever */
for (;;)
{
    FMSTR_Recorder();
    FMSTR_Poll();

    SW_Func();
    ADCRead_1();

    i++;
}
```



# 4. 가변저항회로

#### **ADC**





< picture4. MPC5604p >

|      | <b>P</b> 5 |    |      |
|------|------------|----|------|
| PE0  | 1          | 2  | PE1  |
| DE3  | 3          |    | PE3  |
| PE4  | 5          | 6  | PE5  |
| PE6  | 7          | 8  | PE7  |
| PE8  | ] ģ        | 10 | PE9  |
| PE10 | 11         | 12 | PE11 |
| PE12 | 13         | 14 | PE13 |
| PE14 | 15         | 16 | PE15 |
|      | 13         | 10 |      |
|      | POR'       | ΓE | •    |

< picture6. MCU pin 과 연결된 pad >





## - 사용할 핀 설정





| .   |                                           |                          | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pad s                              | peed <sup>5</sup>                                          | Pin                                                    | No.                                                       |
|-----|-------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|
|     | Functions                                 | Peripheral <sup>3</sup>  | direction<br>4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SRC = 0                            | SRC = 1                                                    | 100-pin                                                | 144-pin                                                   |
| .T0 | GPIO[64]                                  | SIUL                     | Input only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                  | _                                                          | 46                                                     | 68                                                        |
|     | _                                         | _                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                                            |                                                        |                                                           |
|     | _                                         | _                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                                            |                                                        |                                                           |
| _T3 | -                                         | _                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                                            |                                                        |                                                           |
|     | AN[5]                                     | ADC_1                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                                            |                                                        |                                                           |
|     | rnate tion <sup>1,2</sup> LT0 LT1 LT2 LT3 | LT0 GPIO[64] LT1 — LT2 — | Trans   Peripheral   Peripher | Functions   Peripheral   direction | Functions   Peripheral   I/O   direction   SRC = 0     I/O | Functions   Peripheral   direction   SRC = 0   SRC = 1 | Functions   Peripheral   Function   Peripheral   Function |



# 4. 가변저항회로

#### **ADC**

- Freemaster에서 변수 추가









## - 결과



| i 10541716 DEC 1000  LED1 1 DEC 0  LED2 1 DEC 0  LED3 1 DEC 0  R_adc 1023 DEC 0 | Name  | Value    | Unit | Period |
|---------------------------------------------------------------------------------|-------|----------|------|--------|
| LED2 1 DEC 0 LED3 1 DEC 0                                                       | i     | 10541716 | DEC  | 1000   |
| LED3 1 DEC 0                                                                    | LED1  | 1        | DEC  | 0      |
| Plank 1000 DEC 0                                                                | LED2  | 1        | DEC  | 0      |
|                                                                                 | LED3  | 1        | DEC  | 0      |
| R_adc 1023 DEC 0                                                                | Dlank | 1000     | DEC  | ^      |
|                                                                                 | R_adc | 1023     | DEC  | 0      |
|                                                                                 | R_adc | 1023     | DEC  | 0      |
|                                                                                 |       |          |      |        |



| Name  | Value    | Unit | Period |
|-------|----------|------|--------|
| i     | 18780393 | DEC  | 1000   |
| LED1  | 1        | DEC  | 0      |
| LED2  | 1        | DEC  | 0      |
| LED3  | 1        | DEC  | 0      |
| Plank | 1000     | DEC  | ٥      |
| R adc | 498      | DEC  | 0      |
| 1.5   | -        |      |        |
|       |          |      |        |
|       |          |      |        |







# 5. 실습

LED\_DZS=RodC>6;

(EP3=LED-DZS &0x08 CEDO = CED-125 10X1)

- 실습 1: 가변저항을 변화시<del>킴에</del> 따라 LED4개를 차례로 키고 끌 수 있도록 코드를

LEB CAP2 (50) (Floo

작성하시오. 46, 12 < 가변 저항 변화에 따른 LED의 변화 >





0×000 ×

- 실습 2: 가변저항 pad를 이용하여 여분의 ADC pad를 연결하고 값을 0~5V로 scale 한 값을 나타내시오. ( 여분의 ADC는 pad B 8을 이용하고 ADC.0를 이용해 값을 받 으시오.)



< 가변저항 pad 와 pab B[8] 연결>



< ADC0를 이용한 전압 측정 >



